

### Introduction To Embedded System

By: Mustafa M. Shiple

www.Drshiple-courses.weebly.com

### Quote of the Day

إذا سألت نفسك في كل أسبوع مرة : ماذا قرأت في هذا الأسبوع, فقد ضمنت لنفسك أعظم مستقبل علمى

The empires of the future are the empires of the mind. — Winston Churchill





### **Embedded Systems**

 Embedded system: is a system that principal function is not computational, but which is controlled by a computer embedded within it.



### **Examples: Refrigerator**





### **Examples: Car Door**

Aug 2016





### Some common characteristics

#### • Single-functioned

Executes a single program, repeatedly

#### Tightly-constrained

Low cost, low power, small, fast, etc.

#### • Reactive and real-time

Continually reacts to changes in the system's environment

> Must compute certain results in real-time without delay



### ES example



- Single-functioned -- always a digital camera
- Tightly-constrained -- Low cost, low power, small, fast



Reactive and real-time -- only to a small extent

### Why Embedded Systems

- Replacement for discrete logic-based circuits
- Provide functional upgrades

ug 2016

- Provide easy maintenance upgrades
- Improves mechanical performance
- Protection of intellectual property
- Replacement for analogue circuits



















# Introduction



### **GPP vs UC**



# Introduction

- •Which Core we have to use (DSP/ $\mu$ C/  $\mu$ P/IC)???
  - -Instruction decoder style
  - -Memory architecture
  - -Mathematic Unit
  - -Extra flavors





### **Embedded processors**

### **Challenges and Opportunities**



# 3 Architectures





### 8 bit Architecture

15 7 0 Accumulator A Accumulator B Index register X Program counter Stack pointer Condition code



### Summary of 8Bit

Iogical operations, can operate on direct memory using the index register to act as pointer

- •Extra memory cycles
  - •Wider registers
  - •Unsigned resolution of only 256 bits
  - •Bank switching and program overlays



### Summary of 8Bit







Nov 2014

 THE LARGER DATA SIZE WAS NEEDED TO SUPPORT HIGHER PRECISION ARITHMETIC.
 THE INCREASED ADDRESS SPACE WAS NEEDED TO SUPPORT BIGGER BLOCKS OF MEMORY FOR LARGER PROGRAMS
 THE MORE COMPLEX THE INSTRUCTION, THE LESS NEEDED FOR A PARTICULAR FUNCTION AND THEREFORE THE LESS MEMORY THAT THE SYSTEM NEEDED.



### CISC

### **Complex Instruction Set Computers**



### Pipeline



## RISC

- All instructions will be executed in a single cycle (opcode must be of a fixed width).
- Memory will only be accessed via load and store instructions (No memory manipulation).
- no micro-coding.









CISC clock cycles = (2 movs × 1 cycle) + (1 mul × 30 cycles) = 32 cycles RISC clock cycles = (3 movs × 1 cycle) + (5 adds × 1 cycle) +



= 13 cycles



Complex instructions possible 1 Instruction = n microinstructions





| <ul> <li>Simple instructions, few in<br/>Number</li> <li>Fixed length instructions</li> <li>Complexity in compiler</li> <li>Only LOAD/STORE<br/>instructions access memory</li> </ul> | RISC                                                                                                                                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| □Few addressing modes                                                                                                                                                                 | Many complex instructions                                                                                                                                         |
| CISC                                                                                                                                                                                  | <ul> <li>Variable length instructions</li> <li>Complexity in microcode</li> <li>Many instructions can access<br/>memory</li> <li>Many addressing modes</li> </ul> |





# Recall

# •Which Core we have to use (DSP/ $\mu$ C/ $\mu$ P/IC)???

- -Instruction decoder style
- -Memory architecture
- -Mathematic Unit
- -Extra flavors







### **MEMORY ORGANIZATION**



### Microprocessor Revision

- Programming example ADD A,B
- •How many times does the system access the memory?

Aug 2016

•T<sub>total</sub>=T<sub>ALU</sub> + (# memory accessing x T<sub>Memory accessing</sub>)





### Microprocessor Revision

- Programming example ADD A,B
- •How many times does the system access the memory?

Time saving ratio?





### Microprocessor Revision

- Programming example ADD A,B
  How many times does the system access the memory?
- •Time saving ratio?

Aug 2016



# Thrive to DSP





# Recall

# •Which Core we have to use (DSP/ $\mu$ C/ $\mu$ P/IC)???

- -Instruction decoder style
- -Memory architecture
- -Mathematic Unit
- -Extra flavors





### Mathematical Unit



### **Mathematics**

Aug 2016



### **Mathematics**

Aug 2016



### **Mathematics**

#### Fourier Transform shine!!! $f(x) = \frac{1}{2} a_0 + \sum a_n \cos(n x) + \sum b_n \sin(n x),$ MEM Example: Calculate the required time to execute the previous example Result = $A_1^*B_1 + A_2^*B_2 + A_3^*B_3 + A_4^*B_4$ Time saving ratio? MAC Multiply and Accumulate



# Recall

# •Which Core we have to use (DSP/ $\mu$ C/ $\mu$ P/IC)???

- -Instruction decoder style
- -Memory architecture
- -Mathematic Unit
- -Extra flavors



### **Array handling**



### Welcome to world





### **TMS320C6x**







### Parallel Processing





# Recall



# Evaluation

Kindly on a piece of paper, evaluate this presentation according to

- 1. Information adequate.
- 2. Speed of presentation.
- 3. Suggestions

Note : DO NOT WRITE YOUR NAME

